高计数率多通道时间测量与串行读出电路研制

Development of High-count Rate Multi-channel Time Measurement and Serial Readout Circuit

  • 摘要: 近年来应用于中高能核物理实验的先进前端读出专用集成电路(application specific integrated circuit, ASIC)芯片呈现出越来越强的数字化趋势,可提高系统的集成度并降低功耗。论文研制了一种高计数率多通道时间测量与串行读出电路(high-count rate multi-channel time measurement and serial readout circuit, HMTRC),可实现核事件去稀疏化、去随机化的读出。该电路主要包括了基于时钟分相技术的时间数字转化器、控制器、先进先出存储器和基于令牌环逻辑的轮询读出模块。HMTRC已被集成到一款自研的16通道前端读出ASIC芯片中,可测量和储存时间信息,并利用数字驱动的前端读出架构实现时间与能量信息同步读出。测试表明,时间分辨率好于2 ns,功能符合预期。

     

    Abstract: Advanced front-end readout chips for medium and high energy nuclear physics experiments have shown an increasing trend towards digitization in recent years, increasing system integration and reducing power consumption. Guided by critical scientific goals, the Institute of Modern Physics of the Chinese Academy of Sciences is building a central scientific installation termed as the high intensity heavy-ion accelerator facility (HIAF). HIAF fragment separator (HFRS) is an important experimental device for radioactive beam physics research on the HIAF. The characteristics of HFRS strong current and the readout demand of the large area detectors put forward the requirements of high-count rate, high integration, and high time resolution for the front-end readout electronics, and therefore the development of the advanced digital front-end readout chip is urgently needed. The paper developed a high-count rate multi-channel time measurement and serial readout circuit (HMTRC) based on 180 nm complementary metal oxide semiconductor (CMOS) process, which can accelerate the development and iteration of such digital front-end readout chips. The HMTRC has now been integrated into a self-developed 16 channel digital-analogue hybrid front-end readout chip, EDIMS, for position sensitive detectors on HFRS. When a charge signal is input, the charge-sensitive amplifier (CSA) integrates the signal into an exponentially decaying voltage signal and fans out to the time path and the energy path. In the time path, the fast shaper inputs the output signal of the CSA into the discriminator after shaping, and outputs the self-triggering signal after comparing with the threshold. The digital first input first output (FIFO) memory in each channel records information such as the timestamp and channel number corresponding to the front time of the trigger signal. In the energy path, the slow shaper integrates the output signal of the CSA into a quasi-Gaussian signal. The output signal of the peak detect and hold circuit (PDH) follows the leading edge of the output signal of the slow shaper to detect and maintain peak energy information. The analog memory based on switched-capacitor arrays stores the information. The polling readout module based on the token ring logic reads out the stored charge and time information periodically and synchronously, which has advantages in the de-sparsification and de-randomization of nuclear events and the improvement of peak count rate. The chip has been fabricated and the HMTRC has a size of 535 μm×930 μm and a power consumption of 32.31 mW. The laboratory test system consists of a chip test board, a XILINX Kintex-7 development board, a host computer, a signal generator and an oscilloscope. The field programmable gate array (FPGA) on the development board provides the master clock and control signals for the chip under test. The output data from the chip are transferred to the development board by a high-speed connector, packaged by cache processing and uploaded to the host computer via the integrated logic analyzer for analysis. The test results show that the function of the HMTRC and the coarse time of the timestamps are in line with expectations, but the fine time of timestamp between each channel is different, and there is some error compared with the theoretical value. The test results also show that the accuracy of time resolution is better than 2 ns, which is as expected, and basically meets the requirements of the application. The next version of the design will optimize the inconsistency between the channels and fine time error of the timestamp, and add the inter-integrated circuit (I2C) or the serial peripheral interface (SPI) slow control module to improve the versatility of this circuit.

     

/

返回文章
返回